RM
R.C. McIntosh
Author with expertise in Nanoelectronics and Transistors
Achievements
Cited Author
Key Stats
Upvotes received:
0
Publications:
2
(0% Open Access)
Cited by:
14
h-index:
6
/
i10-index:
5
Reputation
Biology
< 1%
Chemistry
< 1%
Economics
< 1%
Show more
How is this calculated?
Publications
1

Partial-SOI isolation structure for reduced bipolar transistor parasitics

Joachim Burghartz et al.Aug 1, 1992
+8
J
P
J
A bipolar isolation structure with the capability of significantly reducing collector-base capacitance and base resistance is presented. Partial SOI, with SOI surrounding the collector opening, can be used to reduce the collector window width in combination with any emitter-base self-aligned bipolar device structure, and in particular for device structures that feature sublithographic emitter width. Near-ideal transistor Gummel characteristics and a minimum ECL gate delay of 24 ps have been achieved with a nonoptimized lateral device layout, and simulations suggest that sub-20-ps delay at reduced switch current will be possible by using the optimized partial-SOI isolation structure.< >
1
Citation13
0
Save
1

Novel bipolar transistor isolation structure using combined selective epitaxial growth and planarization technique

Joachim Burghartz et al.Sep 1, 1992
+9
P
J
J
A novel bipolar isolation structure with capability of significantly reducing collector-base capacitance and base resistance is presented. A silicon-on-insulator (SOI) region surrounding the collector opening is used to minimize the collector window width, and to increase the thickness of the extrinsic base contact layer for a given device topography. This partial-SOI isolation structure can be combined with any type of emitter-base self-alined bipolar transistor structure.
1
Citation1
0
Save